Part Number Hot Search : 
BYV27 CM810TVL TSC3827 XMEGAA1 SP488A NDB610AE BD234 CJF6107
Product Description
Full Text Search
 

To Download BS616UV4010EI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 BSI
FEATURES
Ultra Low Power/Voltage CMOS SRAM 256K X 16 bit
DESCRIPTION
BS616UV4010
* Ultra low operation voltage : 1.8 ~ 3.6V * Ultra low power consumption : Vcc = 2.0V C-grade: 15mA (Max.) operating current I-grade: 20mA (Max.) operating current 0.20uA (Typ.) CMOS standby current Vcc = 3.0V C-grade: 20mA (Max.) operating current I-grade: 25mA (Max.) operating current 0.25uA (Typ.) CMOS standby current * High speed access time : -70 70ns (Max.) at Vcc = 2.0V -10 100ns (Max.) at Vcc = 2.0V * Automatic power down when chip is deselected * Three state outputs and TTL compatible * Fully static operation * Data retention supply voltage as low as 1.5V * Easy expansion with CE and OE options * I/O Configuration x8/x16 selectable by LB and UB pin
The BS616UV4010 is a high performance, Ultra low power CMOS Static Random Access Memory organized as 262,144 words by 16 bits and operates from a wide range of 1.8V to 3.6V supply voltage. Advanced CMOS technology and circuit techniques provide both high speed and low power features with a typical CMOS standby current of 0.20uA and maximum access time of 70/100ns in 2.0V operation. Easy memory expansion is provided by an active LOW chip enable(CE) and active LOW output enable(OE) and three-state output drivers. The BS616UV4010 has an automatic power down feature, reducing the power consumption significantly when chip is deselected. The BS616UV4010 is available in DICE form, JEDEC standard 44-pin TSOP Type 2 package and 48-pin BGA package.
PRODUCT FAMILY
PRODUCT FAMILY BS616UV4010DC BS616UV4010EC BS616UV4010BC BS616UV4010DI BS616UV4010EI BS616UV4010BI OPERATING TEMPERATURE Vcc RANGE SPEED ( ns )
Vcc=2.0V
( I CCSB1 , Max )
POWER DISSIPATION Operating STANDBY
( I CC , Max )
Vcc= 2.0V
Vcc= 3.0V
Vcc= 2.0V
Vcc= 3.0V
PKG TYPE DICE TSOP2-44 BGA-48-0810 DICE TSOP2-44 BGA-48-0810
+0 C to +70 C
O
O
1.8V ~ 3.6V
70 / 100
1uA
1.5uA
15mA
20mA
-40 C to +85 C
O
O
1.8V ~ 3.6V
70 / 100
2uA
3uA
20mA
25mA
PIN CONFIGURATIONS
A4 A3 A2 A1 A0 CE DQ0 DQ1 DQ2 DQ3 VCC GND DQ4 DQ5 DQ6 DQ7 WE A17 A16 A15 A14 A13 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 A5 A6 A7 OE UB LB DQ15 DQ14 DQ13 DQ12 GND VCC DQ11 DQ10 DQ9 DQ8 NC A8 A9 A10 A11 A12
BLOCK DIAGRAM
A4 A3 A2 A1 A0 A17 A16 A15 A14 A13 A12 Address Input Buffer 22 Row Decoder 2048 Memory Array 2048 x 2048
BS616UV4010EC BS616UV4010EI
2048 DQ0 16 Data Input Buffer 16 Column I/O
. . . .
DQ15
. . . .
Write Driver
Sense Amp 128 Column Decoder
16
Data Output
16
Buffer
CE WE OE UB LB Vcc Gnd Control
14 Address Input Buffer
A11 A10 A9 A8 A7 A6 A5
Brilliance Semiconductor Inc. reserves the right to modify document contents without notice.
R0201-BS616UV4010
1
Revision 2.4 April 2002
BSI
PIN DESCRIPTIONS
BS616UV4010
Name
A0-A17 Address Input CE Chip Enable Input
Function
These 18 address inputs select one of the 262,144 x 16-bit words in the RAM. CE is active LOW. Chip enables must be active when data read from or write to the device. if chip enable is not active, the device is deselected and is in a standby power mode. The DQ pins will be in the high impedance state when the device is deselected.
WE Write Enable Input
The write enable input is active LOW and controls read and write operations. With the chip selected, when WE is HIGH and OE is LOW, output data will be present on the DQ pins; when WE is LOW, the data present on the DQ pins will be written into the selected memory location.
OE Output Enable Input
The output enable input is active LOW. If the output enable is active while the chip is selected and the write enable is inactive, data will be present on the DQ pins and they will be enabled. The DQ pins will be in the high impedance state when OE is inactive.
LB and UB Data Byte Control Input DQ0 - DQ15 Data Input/Output Ports Vcc Gnd
Lower byte and upper byte data input/output control pins. These 16 bi-directional ports are used to read data from or write data into the RAM. Power Supply Ground
TRUTH TABLE
MODE Not selected (Power Down) Output Disabled Read CE H L L WE X H H OE X H L LB X X L H L L Write L L X H L UB X X L L H L L H DQ0~DQ7 High Z High Z Dout High Z Dout Din X Din DQ8~DQ15 High Z High Z Dout Dout High Z Din Din X Vcc CURRENT ICCSB, ICCSB1 ICC ICC ICC ICC ICC ICC ICC
R0201-BS616UV4010
2
Revision 2.4 April 2002
BSI
ABSOLUTE MAXIMUM RATINGS(1)
SYMBOL VTERM TBIAS TSTG PT IOUT PARAMETER
Terminal Voltage Respect to GND with
BS616UV4010
OPERATING RANGE
UNITS
V
O
RATING
-0.5 to Vcc+0.5 -40 to +125 -60 to +150 1.0 20
RANGE
Commercial Industrial
AMBIENT TEMPERATURE
0
O
Vcc
1.8V ~ 3.6V 1.8V ~ 3.6V
C to +70 C to +85
O
C
Temperature Under Bias Storage Temperature Power Dissipation DC Output Current
C C
-40
O
OC
O
W mA
CAPACITANCE (1) (TA = 25oC, f = 1.0 MHz)
SYMBOL
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
CIN CDQ
PARAMETER Input Capacitance Input/Output Capacitance
CONDITIONS
MAX.
UNIT
VIN=0V VI/O=0V
6 8
pF pF
1. This parameter is guaranteed and not tested.
DC ELECTRICAL CHARACTERISTICS ( TA = 0 to + 70oC ) PARAMETER NAME
VIL VIH IIL IOL VOL VOH ICC ICCSB ICCSB1
PARAMETER
Guaranteed Input Low Voltage (2) Guaranteed Input High Voltage (2) Input Leakage Current
Output Leakage Current
TEST CONDITIONS
Vcc=2.0V Vcc=3.0V Vcc=2.0V Vcc=3.0V
MIN. TYP.(1) MAX.
-0.5 1.4 2.0 ---1.6 2.4 -----------0.2 0.25 0.6 0.8
Vcc+0.2
UNITS V V uA uA V V mA mA uA
Vcc = Max, VIN = 0V to Vcc Vcc = Max, CE = V IH , or OE,= V IH VI/O = 0V to Vcc Vcc = Max, I OL = 1mA Vcc = Min, IOH = -0.5mA CE=VIL ,IDQ= 0mA, F = Fmax (3) CE = V IH, I CE VIN
DQ=
1 1 0.4 -15 20 0.5 1 1 1.5
Output Low Voltage Output High Voltage
Operating Power Supply Current
Vcc=2.0V Vcc=3.0V Vcc=2.0V Vcc=3.0V Vcc=2.0V Vcc=3.0V Vcc=2.0V Vcc=3.0V Vcc=2.0V
Standby Current-TTL Standby Current-CMOS
0mA 0.2V
Vcc-0.2V, Vcc - 0.2V or VIN
Vcc=3.0V
1. Typical characteristics are at TA = 25oC. 2. These are absolute values with respect to device ground and all overshoots due to system or tester notice are included. 3. Fmax = 1/tRC .
DATA RETENTION CHARACTERISTICS ( TA = 0 to + 70oC )
SYMBOL
VDR ICCDR tCDR tR
PARAMETER
Vcc for Data Retention Data Retention Current Chip Deselect to Data Retention Time Operation Recovery Time CE VIN CE VIN
TEST CONDITIONS
Vcc - 0.2V Vcc - 0.2V or VIN Vcc - 0.2V Vcc - 0.2V or VIN 0.2V 0.2V
MIN. TYP.
1.5 -0 TRC (2) --
(1)
MAX.
-1 ---
UNITS
V uA ns ns
0.1 ---
See Retention Waveform
1. Vcc = 1.5V, TA = + 25OC 2. tRC = Read Cycle Time R0201-BS616UV4010
3
Revision 2.4 April 2002
BSI
LOW VCC DATA RETENTION WAVEFORM ( CE Controlled )
Data Retention Mode
BS616UV4010
VDR 1.5V
Vcc
VIH
Vcc
Vcc
t CDR
CE Vcc - 0.2V
tR
VIH
CE
AC TEST CONDITIONS
Input Pulse Levels Input Rise and Fall Times Input and Output Timing Reference Level Vcc/0V 5ns 0.5Vcc
KEY TO SWITCHING WAVEFORMS
WAVEFORM INPUTS MUST BE STEADY MAY CHANGE FROM H TO L
1333
OUTPUTS MUST BE STEADY WILL BE CHANGE FROM H TO L WILL BE CHANGE FROM L TO H CHANGE : STATE UNKNOWN CENTER LINE IS HIGH IMPEDANCE "OFF "STATE
AC TEST LOADS AND WAVEFORMS
2V OUTPUT
100PF
INCLUDING JIG AND SCOPE
1333
2V OUTPUT
MAY CHANGE FROM L TO H
5PF
2000
INCLUDING JIG AND SCOPE
2000
DON T CARE: ANY CHANGE PERMITTED DOES NOT APPLY
,
FIGURE 1A
THEVENIN EQUIVALENT 800
FIGURE 1B
OUTPUT
1.2V
ALL INPUT PULSES
Vcc GND
10%
90% 90%
10%
5ns
FIGURE 2
AC ELECTRICAL CHARACTERISTICS ( TA = 0 to + 70oC , Vcc = 2.0V )
READ CYCLE
JEDEC PARAMETER NAME PARAMETER NAME DESCRIPTION
Read Cycle Time Address Access Time Chip Select Access Time Data Byte Control Access Time Output Enable to Output Valid Chip Select to Output Low Z Data Byte Control to Output Low Z Output Enable to Output in Low Z Chip Deselect to Output in High Z Data Byte Control to Output High Z Output Disable to Output in High Z Output Disable to Address Change BS616UV4010-70 MIN. TYP. MAX. BS616UV4010-10 MIN. TYP. MAX.
UNIT ns ns ns ns ns ns ns ns ns ns ns ns
tAVAX tAVQV tELQV tBA tGLQV tELQX tBE tGLQX tEHQZ tBDO tGHQZ tAXOX
tRC tAA tACS tBA (1) tOE tCLZ tBE tOLZ tCHZ tBDO tOHZ tOH
70 -(CE) (LB,UB) (CE) (LB,UB) (CE) (LB,UB) ---10 10 10 0 0 0 10
-------------
-70 70 35 35 ---35 35 30 --
100 ----15 15 15 0 0 0 15
-------------
-100 100 50 50 ---40 40 35 --
NOTE : 1. tBA is 35ns/50ns (@speed=70ns/100ns) with address toggle. ; tBA is 70ns/100ns (@speed=70ns/100ns) without address toggle. R0201-BS616UV4010
4
Revision 2.4 April 2002
BSI
SWITCHING WAVEFORMS (READ CYCLE)
READ CYCLE1 (1,2,4)
BS616UV4010
t RC
ADDRESS
t
D OUT
t
OH
AA
t OH
READ CYCLE2 (1,3,4)
CE
t ACS t BA
LB,UB
t BE
D OUT
t
(5) CLZ
t BDO
t
CHZ
(5)
READ CYCLE3 (1,4)
t RC
ADDRESS
t
OE
AA
t OE
CE
t OH
t OLZ t CLZ
(5)
t
ACS
t OHZ (5) (1,5) t CHZ t BA
LB,UB
t BE
D OUT NOTES: 1. WE is high in read Cycle. 2. Device is continuously selected when CE = VIL. 3. Address valid prior to or coincident with CE transition low. 4. OE = VIL .
t BDO
5. Transition is measured 500mV from steady state with CL = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. R0201-BS616UV4010 Revision 2.4 April 2002
5
BSI
AC ELECTRICAL CHARACTERISTICS ( TA = 0 to + 70oC , Vcc = 2.0V )
WRITE CYCLE
JEDEC PARAMETER NAME PARAMETER NAME DESCRIPTION
Write Cycle Time Chip Select to End of Write Address Setup Time Address Valid to End of Write Write Pulse Width Write recovery Time Date Byte Control to End of Write Write to Output in High Z Data to Write Time Overlap Data Hold from Write Time Output Disable to Output in High Z End of Write to Output Active BS616UV4010-70 MIN. TYP. MAX.
BS616UV4010
BS616UV4010-10 MIN. TYP. MAX.
UNIT ns ns ns ns ns ns ns ns ns ns ns ns
t AVAX t E1LWH t AVWL t AVWH t WLWH t WHAX t BW t WLQZ t DVWH t WHDX t GHQZ t WHOX
t WC t CW t AS t AW t WP tWR1 t BW (1) t WHZ t DW t DH t OHZ t OW
70 70 0 70 35 (CE,WE) (LB,UB) 0 30 0 30 0 0 5
-------------
-------30 --30 --
100 100 0 100 50 0 40 0 40 0 0 10
-------------
-------40 --40 --
NOTE : 1. tBW is 30ns/40ns (@speed=70ns/100ns) with address toggle. ; tBW is 70ns/100ns (@speed=70ns/100ns) without address toggle.
SWITCHING WAVEFORMS (WRITE CYCLE)
WRITE CYCLE1 (1)
ADDRESS
t WC
t WR
OE
(3)
t CW
CE
(5)
(11)
t BW
LB,UB
t AW
WE
(3)
t AS
(4,10)
t WP
(2)
t OHZ
D OUT
t t DW
DH
D IN
R0201-BS616UV4010
6
Revision 2.4 April 2002
BSI
WRITE CYCLE2 (1,6)
BS616UV4010
t WC
ADDRESS
t CW
CE
(5)
(11)
t BW
LB,UB
t AW
WE
t WR t WP
(2)
(3)
t AS
(4,10)
t
DH
t WHZ
D OUT
(7)
(8)
t DW t
DH (8,9)
D IN
NOTES: 1. WE must be high during address transitions. 2. The internal write time of the memory is defined by the overlap of CE and WE low. All signals must be active to initiate a write and any one signal can terminate a write by going inactive. The data input setup and hold timing should be referenced to the second transition edge of the signal that terminates the write. 3. TWR is measured from the earlier of CE or WE going high at the end of write cycle. 4. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. 5. If the CE low transition occurs simultaneously with the WE low transitions or after the WE transition, output remain in a high impedance state. 6. OE is continuously low (OE = VIL ). 7. DOUT is the same phase of write data of this write cycle. 8. DOUT is the read data of next address. 9. If CE is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. 10. Transition is measured 500mV from steady state with CL = 5pF as shown in Figure 1B. The parameter is guaranteed but not 100% tested. 11. TCW is measured from the later of CE going low to the end of write.
R0201-BS616UV4010
7
Revision 2.4 April 2002
BSI
ORDERING INFORMATION
BS616UV4010
BS616UV4010
XX
-- Y Y
SPEED 70: 70ns 10: 100ns
GRADE C: +0oC ~ +70oC I: -40oC ~ +85oC PACKAGE E: TSOP 2 B :BGA - 48 PIN(8x10mm) D: DICE
PACKAGE DIMENSIONS
TSOP2-44
R0201-BS616UV4010
8
Revision 2.4 April 2002
BSI
PACKAGE DIMENSIONS (continued)
0.05 0.25
NOTES:
BS616UV4010
1: CONTROLLING DIMENSIONS ARE IN MILLIMETERS. 2: PIN#1 DOT MARKING BY LASER OR PAD PRINT. 3: SYMBOL "N" IS THE NUMBER OF SOLDER BALLS.
1.4 Max.
SIDE VIEW
D 0.1 D1
N 48 D 10.0 E 8.0 D1 5.25 E1 3.75 e 0.75
SOLDER BALL
0.35
0.05
e
E1 VIEW A
48 mini-BGA (8 x 10mm)
E
0.1
R0201-BS616UV4010
9
Revision 2.4 April 2002
BSI
REVISION HISTORY
Revision
2.2 2.3 2.4
BS616UV4010
Description
2001 Data Sheet release Modify Standby Current (Typ. and Max.) Modify some AC parameters
Date
Apr. 15, 2001 Jun. 29, 2001 April,10,2002
Note
R0201-BS616UV4010
10
Revision 2.4 April 2002


▲Up To Search▲   

 
Price & Availability of BS616UV4010EI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X